Tags
Language
Tags
December 2024
Su Mo Tu We Th Fr Sa
1 2 3 4 5 6 7
8 9 10 11 12 13 14
15 16 17 18 19 20 21
22 23 24 25 26 27 28
29 30 31 1 2 3 4

Synthesis And Static Timing Analysis(Sta) & Demo With Tools

Posted By: ELK1nG
Synthesis And Static Timing Analysis(Sta) & Demo With Tools

Synthesis And Static Timing Analysis(Sta) & Demo With Tools
Published 12/2024
MP4 | Video: h264, 1920x1080 | Audio: AAC, 44.1 KHz
Language: English | Size: 9.27 GB | Duration: 16h 44m

ASIC flow, Synthesis, STA, Genus tool flow, Tempus tool flow, Timing concepts, paths, constraints

What you'll learn

ASIC Flow in brief

Logical Synthesis vs Physical Synthesis

Timing Concepts, definitions

Static Timing Analysis (STA)

Timing paths, Contraints, modes

Synthesis example execution with Genus tool

STA example execution with Tempus tool

Requirements

Basics of RTL design using Verilog

Digital Fundamentals

Verilog Language

Description

The course Synthesis and Static Timing Analysis (STA) is intended for all levels of students, who want to gain knowledge in ASIC synthesis and STA. Electronics students, who want to internships, Engineers who want to start career in VLSI field. The course covers the following chapters: 1.  ASIC flow in brief2. Logical synthesis - inputs and outputs of synthesis, synthesis constraints, Libraries, Synthesis demo using Cadence Genus tool flow3. Physical Synthesis - Various file formats and descriptions, Physical dimensions of gates4. Timing concepts - Setup time, hold time, slack. violations, timing budgets5. Timing paths - Clock to output, propagation delay, input delay, output delay etc, STA using Cadence Tempus tool flow6. Timing constraints and various modes - MMMC7. Timing Exceptions - False path, multi cycle pathAll the topics are elaborated with detailed examples, illustrated with diagrams, where required. Clear explanation; assignments added at the end of the course for practicing hands on examples. The lecture is given by hands on practitioners from the VLSI industry, who have worked on multiple projects and taped out chipsFor best take away from the course, kindly do hands on using tools (may be available in your institutions/companies). All the best - Happy learning

Overview

Section 1: Introduction

Lecture 1 ASIC Flow

Lecture 2 Logical Synthesis - Part I

Lecture 3 Logical Synthesis - Part II

Lecture 4 Physical Synthesis

Lecture 5 Timing Concepts

Lecture 6 Static Timing Analysis (STA)

Lecture 7 Timing Paths and STA using Tempus tool

Lecture 8 Timing Constraints and Modes

Lecture 9 Timing Exceptions

Internship - BE/BTech/MTech students and Engineers with ECE/EEE background,Beginners who wants to start VLSI career in ASIC backend activities